## Lab 8

- 1. Design UDP for 8: 1 Multiplexer
- 2. Design UDP for positive edge triggered D Flip Flop with asynchronous reset (clear) and asynchronous set (preset).
- 3. Design mod 3 counter using Verilog primitives and D Flip Flop UDP designed above.
- 4. Design a Priority resolver. The resolver receives four requests req\_a, req\_a, req\_c, req\_d and generates four grants gnt\_a, gnt\_b, gnt\_c, gnt\_d. At initial stage A has higher priority over B, B has higher priority over C and D has the least priority. Request are sampled only if busy is low. At the later stages, resolver uses Least Recently Used Algorithm for generating grants based on requests received. On transcript display the devices that are generating request and the device that is provided grant.